

# Dual Ultrafast Voltage Comparator

# **Preliminary Technical Data**

AD53519

#### **FEATURES**

Robust Input Protection
300 ps Propagation Delay Input to Output
75 ps Propagation Delay Variation
Differential ECL Compatible Outputs
Differential Latch Control
Power Supply Rejection Greater than 70 dB
200ps Minimum Pulse Width (Bandwidth > 2.5
GHz)
5 Gbps Toggle Rate
Typical Output Rise/Fall of 150 ps

### **APPLICATIONS**

**Automatic Test Equipment High Speed Instrumentation** Scope & Logic Analyzers Front End **Window Comparators High Speed Line Receivers Threshold Detection Peak Detection High Speed Triggers Patient Diagnostics Disk Drive Read Channel Detection Hand-Held Test Instruments Zero Crossing Detectors Line Receivers & Signal Restoration Clock Driver Upgrade for SPT9689 Designs** Upgrade for AD96687 Designs

### FUNCTIONAL BLOCK DIAGRAM



Figure 1

#### GENERAL DESCRIPTION

The AD53519 is an ultrafast voltage comparator fabricated on ADI's proprietary XFCB process. The device features 300 ps propagation delay with better than 75 ps overdrive dispersion. Dispersion is a particularly important characteristic of high speed comparators. It is a measure of the difference in propagation delay under differing overdrive conditions.

A fast, high precision differential input stage permits consistent propagation delay with a wide variety of signals in the common mode range from -2.0 V to +3.0 V. Outputs are complementary digital signals fully compatible with ECL 10 K and 10 KH logic families. The outputs provide sufficient drive current to directly drive transmission lines terminated in  $50~\Omega$  to -2~V. A latch input is included which permits tracking, track-hold, or sample-hold modes of operation.

The AD53519 is available in a 20-lead PLCC package.

REV. Pr J July 22, 2002

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A.

Tel: 781/329-4700 www.analog.com

Fax: 781/326-8703 © Analog Devices, Inc., 2002

# AD53519

**AD53519 ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +5.0V$ ,  $V_{EE} = -5.2V$ ,  $T_A = +25$ °C unless otherwise noted)

| PARAMETER                                     | SYMBOL            | CONDITION                                    | Min   | Тур  | Max   | UNITS |
|-----------------------------------------------|-------------------|----------------------------------------------|-------|------|-------|-------|
| INPUT<br>CHARACTERISTICS                      |                   |                                              |       |      |       |       |
| Input Offset Voltage                          | $V_{OS}$          |                                              | -10.0 | ±3.0 | 10.0  | mV    |
| Input Offset Voltage                          |                   |                                              |       |      |       | mV    |
| Channel Matching                              |                   |                                              |       |      |       |       |
| Offset Voltage Tempco                         | $DV_{OS}/d_{T}$   |                                              |       | 10.0 |       | μV/°C |
| Input Bias Current                            | $I_{BC}$          |                                              |       | ±16  | ±25.0 | μΑ    |
| Input Bias Current Tempco                     |                   |                                              |       |      |       | nA/°C |
| Input Offset Current                          |                   |                                              |       | ±1.0 | ±3.0  | μΑ    |
| Input Voltage Range                           |                   |                                              | -2.0  |      | 3.0   | V     |
| Input Capacitance                             | $C_{IN}$          |                                              |       |      |       | pF    |
| Input Resistance                              | R <sub>ins</sub>  |                                              |       |      |       | kΩ    |
| Input Resistance,<br>Differential Mode        |                   |                                              |       | 40   |       | kΩ    |
| Input Resistance, Common Mode                 |                   |                                              |       |      |       | kΩ    |
| Input Common Mode Range                       | $V_{CM}$          |                                              | -2.0  |      | 3.0   | V     |
| Open Loop Gain                                | V CM              |                                              | 2.0   | 60   | 3.0   | dB    |
| Common Mode Rejection Ratio                   | CMRR              | $V_{CM} = -1.0 \text{ V to } +3.0 \text{ V}$ |       | 70   |       | dB    |
| Input Differential Voltage                    |                   |                                              |       |      |       | V     |
| Hysteresis Skew                               |                   |                                              |       |      |       | mV    |
| ENABLE INPUT<br>CHARACTERISTICS               |                   |                                              |       |      | 0     |       |
| Latch Enable Common<br>Mode Range             | $V_{LCM}$         |                                              | -2.0  |      | 0     | V     |
| Latch Enable Differential Input Voltage       | $V_{LD}$          |                                              | 0.4   |      | 2.0   | V     |
| Input HIGH Voltage                            | $V_{\mathrm{IH}}$ |                                              |       |      |       | V     |
| Input LOW Voltage                             | V <sub>IL</sub>   |                                              |       |      |       | V     |
| Input HIGH Current                            | ▼ IL              | @ 0.0 Volts                                  |       |      |       | μA    |
| Input LOW Current                             |                   | @ -2.0 Volts                                 |       |      |       | μΑ    |
| Latch Set-up Time                             | $t_{\rm S}$       | 250 mV Over Drive                            |       | 150  |       | ps    |
| Latch to Output Rise Delay                    | t <sub>PLOH</sub> | 250 mV Over Drive                            |       | 375  |       | ps    |
| Latch to Output Fall Delay                    | t <sub>PLOL</sub> | 250 mV Over Drive                            |       | 375  |       | ps    |
| Latch Pulse Width                             | t <sub>PL</sub>   | 250 mV Over Drive                            |       | 150  |       | ps    |
| Latch Hold Time                               | t <sub>H</sub>    | 250 mV Over Drive                            |       | 0    |       | ps    |
| OUTPUT<br>CHARACTERISTICS                     |                   |                                              |       |      |       |       |
| Output Voltage - High Level                   |                   |                                              | -0.81 | V    |       |       |
| Output Voltage - Low Level                    | V <sub>OL</sub>   | ECL 50 Ohms to –2.0 V                        | -1.95 |      | -1.54 | V     |
| SWITCHING<br>PERFORMANCE                      |                   |                                              |       |      |       |       |
| Propagation Delay – Input<br>to Output – Rise | $t_{PDR}$         |                                              |       | 300  |       | ps    |
| Propagation Delay – Input<br>to Output – Fall | $t_{PDF}$         |                                              |       | 300  |       | ps    |

# AD53519

| ADUUUIU                                  | 1                  |                    | 1     |      |       |         |
|------------------------------------------|--------------------|--------------------|-------|------|-------|---------|
| Propagation Delay – Input                | $t_{PDR}$          | 20 mV Over Drive   |       | 375  |       | ps      |
| to Output – Rise                         |                    |                    |       |      |       |         |
| Propagation Delay – Input                | $t_{PDF}$          | 20 mV Over Drive   |       | 375  |       | ps      |
| to Output – Fall                         |                    |                    |       |      |       |         |
| Propagation Delay –                      |                    |                    |       | 2    |       | ps/°C   |
| Tempco                                   |                    |                    |       |      |       |         |
| Rise Time                                | $t_{R}$            | 20% to 80%         |       | 150  |       | ps      |
| Fall Time                                | $t_{\rm F}$        | 20% to 80%         |       | 150  |       | ps      |
| Equivalent Bandwidth                     | BW                 |                    |       | 2500 |       | MHz     |
| Toggle Rate                              |                    |                    |       | 5    |       | Gbps    |
| Prop Delay vs. Duty Cycle                |                    |                    |       | 10   |       | ps      |
| Prop Delay vs. Duty Cycle                |                    |                    |       | 20   |       | ps      |
| Slow Edge                                |                    |                    |       |      |       |         |
| Prop Delay vs. Over Drive                |                    |                    |       | 75   |       | ps      |
| (20mV to 1.5V)                           |                    |                    |       |      |       |         |
| Prop Delay Skew                          |                    |                    |       |      |       | ps      |
| Dispersion - Slew Rate                   |                    |                    |       | 25   |       | ps      |
| Within Device Skew,                      |                    |                    |       |      |       | ps      |
| Channel to Channel Prop                  |                    |                    |       |      |       |         |
| Delay Match                              |                    |                    |       |      |       |         |
| Prop Delay Dispersion                    |                    |                    |       |      |       | ps      |
| Overdrive                                |                    |                    |       |      |       |         |
| Prop Delay Dispersion                    |                    |                    |       |      |       | ps      |
| Common Mode Voltage                      |                    |                    |       |      |       |         |
| Prop Delay Dispersion Input<br>Slew Rate |                    |                    |       |      |       | ps      |
| Prop Delay Dispersion Input              |                    |                    |       |      |       | ps      |
| Duty Cycle                               |                    |                    |       |      |       | 1       |
| Prop Delay Dispersion Input              |                    |                    |       |      |       | ps      |
| Pulse Width                              |                    |                    |       |      |       | r -     |
| Unit to Unit Prop Delay                  |                    |                    |       |      |       | ps      |
| Minimum Pulse Width - Pos                | $PW_{H}$           |                    |       | 200  |       | ps      |
| Minimum Pulse Width -                    | PWL                |                    |       | 200  |       | ps      |
| Neg                                      |                    |                    |       |      |       | r -     |
| POWER SUPPLY                             |                    |                    |       |      |       |         |
|                                          | T                  | Ø ±5 0 Volta       |       |      |       | A       |
| Positive Supply Current                  | I <sub>VCC</sub>   | @ +5.0 Volts       |       |      |       | mA      |
| Negative Supply Current                  | I <sub>VEE</sub>   | @ -5.2 Volts       | A 75  | 5.0  | 5.25  | mA<br>V |
| Positive Supply Voltage                  | VCC                | Dual               | 4.75  | 5.0  | 5.25  |         |
| Negative Supply Voltage                  | VEE                | Dual               | -4.96 | -5.2 | -5.45 | V       |
| Power Dissipation                        |                    | Dual, Without Load |       |      |       | mW      |
| Power Dissipation                        | 200                | Dual, With Load    |       | 550  |       | mW      |
| Power Supply Sensitivity – VCC           | PSS <sub>VCC</sub> |                    |       | 70   |       | dB      |
| Power Supply Sensitivity – VEE           | PSS <sub>VEE</sub> |                    |       | 70   |       | dB      |

NOTES:

1. Under no circumstances should the input voltages exceed the supply voltages
2.

# AD53519

### ABSOLUTE MAXIMUM RATINGS

| Supply Voltages                                               |
|---------------------------------------------------------------|
| Positive Supply Voltage (V <sub>CC</sub> to GND)0.5V to +6.0V |
| Negative Supply Voltage (V <sub>EE</sub> to GND)6.0V to +0.5V |
| Ground Voltage Differential0.5V to +0.5V                      |
| Input Voltages                                                |
| Input Common Mode Voltage2.0V to +3.0V                        |
| Differential Input Voltage3.0V to +3.0V                       |
| Input Voltage, Latch ControlsVEE to 0V                        |
| Output                                                        |
| Output Current30mA                                            |
| Temperature                                                   |
| Operating Temperature, ambient                                |
| Operating Temperature, junction+150°C                         |
| Storage Temperature Range65°C to +150°C                       |
| Lead Temperature (10 sec) +300°C                              |

Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ORDERING GUIDE**

| ORDERING GUIDE |         |             |  |
|----------------|---------|-------------|--|
|                | TEMP    | Package     |  |
| MODEL          | RANGE   | Description |  |
| AD53519JP      | 0/+70°C | PLCC-20     |  |
|                |         |             |  |

# AD53519

|        | AD53519 PIN DESCRIPTION |                                                                                   |      |                 |                                                                                               |  |
|--------|-------------------------|-----------------------------------------------------------------------------------|------|-----------------|-----------------------------------------------------------------------------------------------|--|
| PIN#   | <u>Name</u>             | <u>Function</u>                                                                   | PIN# |                 | <u>Function</u>                                                                               |  |
| 1      | NC                      | No Connect. Leave pin unconnected.                                                | 14   | $V_{CC}$        | Positive Supply Terminal.                                                                     |  |
| 2      | QA                      | One of two complementary outputs for channel                                      | 15   | /LEB            | One of two complementary inputs for channel                                                   |  |
|        |                         | A. QA will be at logic HIGH if the analog                                         |      |                 | B Latch Enable. In the "compare" mode                                                         |  |
|        |                         | voltage at the NONINVERTING INPUT is                                              |      |                 | (logic LOW), the output will track changes at                                                 |  |
|        |                         | greater than the analog voltage at the                                            |      |                 | the input of the comparator. In the "latch"                                                   |  |
|        |                         | INVERTING INPUT (provided the comparator is in the "compare" mode). See           |      |                 | mode (logic HIGH), the output will reflect the input state just prior to the comparator being |  |
|        |                         | LATCH ENABLE channel A for additional                                             |      |                 | placed in the "latch" mode. LEB must be                                                       |  |
|        |                         | information                                                                       |      |                 | driven in conjunction with /LEB.                                                              |  |
| 3      | /QA                     | One of two complementary outputs for channel                                      | 16   | NC              | No Connect. Leave pin unconnected.                                                            |  |
| -      | / <del>V.</del> -       | A. /QA will be at logic LOW if the analog                                         | 17   | LEB             | One of two complementary inputs for channel                                                   |  |
|        |                         | voltage at the NONINVERTING INPUT is                                              |      |                 | B Latch Enable. In the "compare" mode                                                         |  |
|        |                         | greater than the analog voltage at the                                            |      |                 | (logic HIGH), the output will track changes at                                                |  |
|        |                         | INVERTING INPUT (provided the                                                     |      |                 | the input of the comparator. In the "latch"                                                   |  |
|        |                         | comparator is in the "compare" mode). See                                         |      |                 | mode (logic LOW), the output will reflect the                                                 |  |
|        |                         | LATCH ENABLE channel A for additional                                             |      |                 | input state just prior to the comparator being                                                |  |
| 4      | GND                     | information.                                                                      |      |                 | placed in the "latch" mode. /LEB must be                                                      |  |
| 4<br>5 | LEA                     | Analog ground.  One of two complementary inputs for channel                       | 18   | GND             | driven in conjunction with LEB. Analog ground.                                                |  |
| J      | LLI                     | A Latch Enable. In the "compare" mode                                             | 19   | /QB             | One of two complementary outputs for channel                                                  |  |
|        |                         | (logic HIGH), the output will track changes at                                    | .,   | / ٧-            | B. /QB will be at logic LOW if the analog                                                     |  |
|        |                         | the input of the comparator. In the "latch"                                       |      |                 | voltage at the NONINVERTING INPUT is                                                          |  |
|        |                         | mode (logic LOW), the output will reflect the                                     |      |                 | greater than the analog voltage at the                                                        |  |
|        |                         | input state just prior to the comparator being                                    |      |                 | INVERTING INPUT (provided the                                                                 |  |
|        |                         | placed in the "latch" mode. /LEA must be                                          |      |                 | comparator is in the "compare" mode). See                                                     |  |
|        | 310                     | driven in conjunction with LEA.                                                   |      |                 | LATCH ENABLE channel B for additional                                                         |  |
| 6      | NC<br>/LEA              | No Connect. Leave pin unconnected.                                                | 20   | ΩD              | information                                                                                   |  |
| 7      | /LEA                    | One of two complementary inputs for channel A Latch Enable. In the "compare" mode | 20   | QB              | One of two complementary outputs for channel B. QB will be at logic HIGH if the analog        |  |
|        |                         | (logic LOW), the output will track changes at                                     |      |                 | voltage at the NONINVERTING INPUT is                                                          |  |
|        |                         | the input of the comparator. In the "latch"                                       |      |                 | greater than the analog voltage at the                                                        |  |
|        |                         | mode (logic HIGH), the output will reflect the                                    |      |                 | INVERTING INPUT (provided the                                                                 |  |
|        |                         | input state just prior to the comparator being                                    |      |                 | comparator is in the "compare" mode). See                                                     |  |
|        |                         | placed in the "latch" mode. LEA must be                                           |      |                 | LATCH ENABLE channel B for additional                                                         |  |
|        |                         | driven in conjunction with /LEA.                                                  |      |                 | information                                                                                   |  |
| 8      | $V_{\rm EE}$            | Negative Supply Terminal                                                          |      |                 |                                                                                               |  |
| 9      | -INA                    | Inverting analog input of the differential input                                  |      |                 |                                                                                               |  |
|        |                         | stage for channel A. The INVERTING A                                              | AD53 | <u>3519 PIN</u> | N CONFIGURATION                                                                               |  |
|        |                         | INPUT must be driven in conjunction with the                                      | }    |                 | <b>4</b> 0 m <b>9</b>                                                                         |  |
| 10     | +INA                    | NONINVERTING A INPUT.  Noninverting analog input of the differential              |      |                 | \$\frac{4}{5}\$ \$\frac{1}{2}\$ \$\frac{10}{19}\$                                             |  |
| 10     | TINA                    | input stage for channel A. The                                                    |      |                 | •                                                                                             |  |
|        |                         | NONINVERTING A INPUT must be driven                                               |      |                 | GND 4 PIN 1 IDENTIFIER 18 GND                                                                 |  |
|        |                         |                                                                                   |      |                 |                                                                                               |  |
|        |                         | in conjunction with the INVERTING A                                               |      |                 | LEA 5 AD53519 17 LEB NC 6 TOD MEN 16 NC                                                       |  |



Figure 2

11

12

13

NC

+INB

-INB

No Connect. Leave pin unconnected.

input stage for channel B. The

NONINVERTING B INPUT.

Noninverting analog input of the differential

NONINVERTING B INPUT must be driven in

conjunction with the INVERTING B INPUT.

Inverting analog input of the differential input stage for channel B. The INVERTING B INPUT must be driven in conjunction with the

# AD53519

### TIMING INFORMATION

The timing diagram is presented to illustrate the AD53519 compare and latch features.

# SYSTEM TIMING DIAGRAM



Figure 3

Terms used in timing diagrams:

| $t_{\mathrm{PDH}}$ | INPUT TO OUTPUT HIGH | The propagation delay measured from the time the input signal crosses the reference (± |
|--------------------|----------------------|----------------------------------------------------------------------------------------|
| <sup>t</sup> PDH   |                      |                                                                                        |
|                    | DELAY                | the input offset voltage) to the 50% point of an output LOW to HIGH transition         |
| $t_{\mathrm{PDL}}$ | INPUT TO OUTPUT LOW  | The propagation delay measured from the time the input signal crosses the reference (± |
|                    | DELAY                | the input offset voltage) to the 50% point of an output HIGH to LOW transition         |
| $t_{PLOH}$         | LATCH ENABLE TO      | The propagation delay measure from the 50% point of the Latch Enable signal LOW to     |
|                    | OUTPUT HIGH DELAY    | HIGH transition to the 50% point of an output LOW to HIGH transition                   |
| $t_{PLOL}$         | LATCH ENABLE TO      | The propagation delay measured from the 50% point of the Latch Enable signal LOW       |
|                    | OUTPUT LOW DELAY     | to HIGH transition to the 50% point of an output HIGH to LOW transition                |
| $t_{\mathrm{H}}$   | MINIMUM HOLD TIME    | The minimum time after the negative transition of the Latch Enable signal that the     |
|                    |                      | input signal must remain unchanged in order to be acquired and held at the outputs     |
| $t_{\rm PL}$       | MINIMUM LATCH        | The minimum time that the Latch Enable signal must be HIGH in order to acquire and     |
|                    | ENABLE PULSE WIDTH   | input signal change                                                                    |
| $t_{\rm S}$        | MINIMUM SETUP TIME   | The minimum time before the negative transition of the Latch Enable signal that an     |
|                    |                      | input signal change must be present in order to be acquired and held at the outputs    |
| $t_R$              | OUTPUT RISE TIME     | The amount of time required to transition from a LOW to HIGH output as measured at     |
|                    |                      | the 20 and 80% points                                                                  |
| $t_{\rm F}$        | OUTPUT FALL TIME     | The amount of time required to transition from a HIGH to LOW output as measured at     |
|                    |                      | the 20 and 80% points                                                                  |
| $V_{\mathrm{OD}}$  | VOLTAGE OVERDRIVE    | The difference between the differential input and reference input voltages             |
|                    |                      |                                                                                        |
|                    | l                    | 1                                                                                      |

### AD53519

### APPLICATIONS INFORMATION

The AD53519 comparators are very high speed devices. Consequently, high speed design techniques must be employed to achieve the best performance. The most critical aspect of any AD53519 design is the use of low impedance ground plane. A ground plane, as part of a multilayer board, is recommended for proper high speed performance. Using a continuous conductive plane over the surface of the circuit board can create this, only allowing breaks in the plane for necessary current paths. The ground plane provides a low inductance ground, eliminating any potential differences at different ground points throughout the circuit board caused by "ground bounce". A proper ground plane also minimizes the effects of stray capacitance on the circuit board.

It is also important to provide bypass capacitors for the power supply in a high speed application. A  $1\mu F$  electrolytic bypass capacitor should be placed within 0.5 inches of each power supply pin to ground. These capacitors will reduce any potential voltage ripples from the power supply. In addition, a 10nF ceramic capacitor should be placed as close as possible from the power supply pins on the AD53519 to ground. These capacitors act as a charge reservoir for the device during high frequency switching.

The LATCH ENABLE input is active LOW (latched). If the latching function is not used, the LATCH ENABLE input should be grounded (ground is an ECL logic HIGH). The complimentary input, /LATCH ENABLE, should be tied to -2.0 V to disable the latching function.

Occasionally, one of the two comparator stages within the AD53519 will not be used. The inputs of the unused comparator should not be allowed to "float". The high internal gain may cause the output to oscillate (possibly affecting the other comparator which is being used) unless the output is forced into a fixed state. This is easily accomplished by insuring that the two inputs are at least one diode drop apart, while also appropriately connecting the LATCH ENABLE and /LATCH ENABLE inputs as described above.

The best performance will be achieved with the use of proper ECL terminations. The open-emitter outputs of the AD53519 are designed to be terminated through  $50\Omega$  resistors to -2.0 V, or any other equivalent ECL termination. If a -2.0 V supply is not available, an  $82\Omega$  resistor to ground and a  $130\Omega$  resistor to -5.2 V provides a suitable equivalent. If high speed ECL signals must be routed more than a centimeter, microstrip or stripline techniques may be required to insure proper transition times and prevent output ringing.

### **Clock Timing Recovery**

Comparators are often used in digital systems to recover clock timing signals. High-speed square waves transmitted over a distance, even tens of centimeters, can become distorted due to stray capacitance and inductance. Poor layout or improper termination can also cause reflections on the transmission line, further distorting the signal waveform. A high-speed

comparator can be used to recover the distorted waveform while maintaining a minimum of delay.

#### **OPTIMIZING HIGH SPEED PERFORMANCE**

As with any high speed comparator or amplifier, proper design and layout techniques should be used to ensure optimal performance from the AD53519. The performance limits of high speed circuitry can easily be a result of stray capacitance, improper ground impedance or other layout issues.

Minimizing resistance from source to the input is an important consideration in maximizing the high speed operation of the AD53519. Source resistance in combination with equivalent input capacitance could cause a lagged response at the input, thus delaying the output. The input capacitance of the AD53519 in combination with stray capacitance from an input pin to ground could result in several picofarads of equivalent capacitance. A combination of 3 k $\Omega$  source resistance and 5 pF of input capacitance yield a time constant of 15ns, which is significantly slower than the sub 500 ps capability of the AD53519. Source impedances should be significantly less than 100  $\Omega$  for best performance.

Sockets should be avoided due to stray capacitance and inductance. If proper high speed techniques are used, the AD53519 should be free from oscillation when the comparator input signal passes through the switching threshold.

# COMPARATOR PROPAGATION DELAY DISPERSION

The AD53519 has been specifically designed to reduce propagation delay dispersion over an input overdrive range of 100 mV to 1 V. Propagation delay dispersion is the change in propagation delay which results from a change in the degree of overdrive (how far the switching point is exceeded by the input). The overall result is a higher degree of timing accuracy since the AD53519 is far less sensitive to input variations than most comparator designs.

Propagation delay dispersion is a specification, which is important in critical timing application such as ATE, bench instruments and nuclear instrumentation. Dispersion is defined as the variation in propagation delay as the input overdrive conditions are changed. For the AD53519 dispersion is typically 50 ps as the overdrive is changed from 100 mV to 1 V. This specification applies for both positive and negative overdrive since the AD53519 has equal delays for positive and negative going inputs.

The 50 ps propagation delay dispersion of the AD53519 offers considerable improvement of the 100 ps dispersion of other similar series comparators.

### AD53519

### PROPAGATION DELAY DISPERSION



### **COMPARATOR HYSTERESIS**

The addition of hysteresis to a comparator is often useful in a noisy environment or where it is not desirable for the comparator to toggle between states when the input signal is at the switching threshold. The transfer function for a comparator with hysteresis is shown in Figure 4 below. If the input voltage approaches the threshold from the negative direction, the comparator will switch from a "0" to a "1" when the input crosses  $+V_H/2$ . The "new" switching threshold now becomes  $-V_H/2$ . The comparator will remain in a "1" state until the threshold  $-V_H/2$  is crossed coming from the positive direction. In this manner, noise centered around 0 V input will not cause the comparator to switch states unless it exceeds the region bounded by  $\pm V_H/2$ .

Positive feedback from the output to the input is often used to produce hysteresis in a comparator.

#### COMPARATOR HYSTERESIS TRANSFER FUNCTION



Figure 5

The customary technique for introducing hysteresis into a comparator uses positive feedback. The major problems with this approach are that the amount of hysteresis varies with the output logic levels resulting in a hysteresis that is not symmetrical around zero.

Another method to implement hysteresis is generated by introducing a differential voltage between LATCH ENABLE and /LATCH ENABLE as shown in Figure X.X. Hysteresis generated in this manner is independent of output swing and is symmetrical around zero. The variation of hysteresis with input voltage is shown in Figure 5.

# COMPARATOR HYSTERESIS TRANSFER FUNCTION USING LATCH ENABLE INPUT



Figure 6

### THERMAL CONSIDERATIONS

The AD53519 PLCC package option has a theta JA (junction to ambient thermal resistance) of 89.4 °C /W in still air.

### Upgrading the SPT9689 and AD96687

The AD53519 dual comparator is pin-for-pin compatible with the SPT9689 and AD96687 and offers many improvements over these devices. The most notable difference is in propagation delay. The SPT9689 and AD96687 can be easily replaced with the higher performance AD53519, but there are differences and it is useful to check that these ensure proper operation.

The major differences between the SPT9689 and AD53519 include Propagation Delay, Latch to Output Delay, Bandwidth, Rise Time, Fall Time, Input Offset Voltage (SPT9689B) and Offset Voltage Tempco (SPT9689B).

# AD53519

### TYPCIAL APPLICATION CIRCUITS

### HIGH SPEED SAMPLING CIRCUIT



Figure 7

### HIGH SPEED WINDOW COMPARATOR



ALL RESISTORS 50 OHM UNLESS OTHERWISE NOTED

Figure 8

# AD53519

### HYSTERESIS USING POSITIVE FEEDBACK



Figure 9

### HYSTERESIS USING LATCH ENABLE INPUT



Figure 10

### AD53519

HOW TO INTERFACE AN ECL OUTPUT TO AN INSTRUMENT WITH A 50 OHM TO GROUND INPUT



Figure 11

### **ESD PROTECTION CIRCUITS**

All input and output pins contain ADI Proprietary ESD protection diodes.



Figure 12

ESD WARNING!!! ESD (Electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD53519 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

**TYPICAL PERFORMANCE CHARACTERISTICS** ( $V_{CC} = +5.0V$ ,  $V_{EE} = -5.20V$ ,  $T_A = +25$ °C UNLESS OTHERWISE NOTED)



POSSIBLE CHARTS TO BE ADDED.

# AD53519

- Propagation Delay vs. Overdrive Voltage
- Propagation Delay vs. Temperature
- Propagation Delay vs. Common Mode Voltage
- Rise Time vs. Temperature
- Hysteresis vs. ΔLatch
- Rise and Fall of Outputs vs. Time Crossover
- Fall Time vs. Temperature
- Input Bias Current vs. Common Mode Voltage
- Input Bias Current vs. Input Voltage
- Input Bias Current vs. Temperature
- Input Offset Voltage vs. Temperature

# AD53519

### **Mechanical Outline Dimensions**

Dimensions shown in inches and (mm).

### 20-Pin PLCC

